Peer-Reviewed Journal Details
Mandatory Fields
Mc Carthy, D;Duane, R;O'Shea, M;Duffy, R;Mc Carthy, K;Kelliher, AM;Concannon, A;Mathewson, A
2003
July
IEEE Transactions On Electron Devices
A novel CMOS-compatible top-floating-gate EEPROM cell for embedded applications
Validated
Optional Fields
50
1708
1711
A novel nonvolatile memory top-floating-gate (TFG) device is demonstrated in a CMOS technology. This device differs in both structure and operation to typical split-gate or stacked-gate approaches. The TFG device offers low development cost, low power compliance, and high reliability. It can be fabricated using routine CMOS processing making it clearly competitive to options typically used in the industry. The structure and operation of this novel device structure is described. This is followed by a description of the processing steps required and measured electrical results.
PISCATAWAY
0018-9383
10.1109/TED.2003.814988
Grant Details